# A Monolithic High-Efficiency 2.4-GHz 20-dBm SiGe BiCMOS Envelope-Tracking OFDM Power Amplifier

Feipeng Wang, Student Member, IEEE, Donald F. Kimball, Member, IEEE, Donald Y. Lie, Senior Member, IEEE, Peter M. Asbeck, Fellow, IEEE, and Lawrence E. Larson, Fellow, IEEE

Abstract—A monolithic SiGe BiCMOS envelope-tracking power amplifier (PA) is demonstrated for 802.11g OFDM applications at 2.4 GHz. The 4-mm² die includes a high-efficiency high-precision envelope amplifier and a two-stage SiGe HBT PA for RF amplification. Off-chip digital predistortion is employed to improve EVM performance. The two-stage amplifier exhibits 12-dB gain, <5% EVM, 20-dBm OFDM output power, and an overall efficiency (including the envelope amplifier) of 28%.

Index Terms—Envelope tracking, orthogonal frequency-division multiplexing (OFDM), power amplifier (PA), SiGe, wireless local-area network (WLAN).

# I. INTRODUCTION

▼IGH-EFFICIENCY radio frequency (RF) power amplifiers (PAs) are critical in portable battery-operated wireless communication systems, because they can dominate the DC power consumption in the transmit mode [1], [2]. To maximize the efficiency of the PA, a constant envelope modulation scheme is often employed, since the PA can operate in the high-efficiency or switched mode of operation (such as Class D, E, or S) [3]-[5]. However, with modern wireless communication systems evolving to a higher data rate, non-constant-envelope modulation schemes are preferred. For example, the wireless local area network (WLAN) 802.11g standard employs 64 QAM modulation and 52 orthogonal frequency-division multiplexing (OFDM) carriers at a 54-Mb/s data rate centered near 2.4 GHz. This modulation format has a high-envelope peak-average ratio (PAR) of 12–14 dB [6], [7]. This nonconstant envelope modulation requires highly linear PAs to avoid distortion of the signal.

Traditionally, linear PAs are implemented by "backing off" the Class-A or Class-AB PA, so that their average output power is well below the amplifier saturated power. Unfortunately, this decreases the average efficiency, since the PA now operates in

Manuscript received October 5, 2006; revised January 25, 2007. This work was supported in part by the University of California through a Discovery Grant, and by the Conexant Corporation.

- F. Wang, P. M. Asbeck, and L. E. Larson are with the Department of Electrical and Computer Engineering, University of California at San Diego, La Jolla, CA 92093 USA (e-mail: larson@ece.ucsd.edu).
- D. F. Kimball is with the California Institute of Telecommunications and Information Technology (Cal-IT<sup>2</sup>), University of California at San Diego, La Jolla, CA 92093 USA.
- D. Y. Lie is with the Center for Wireless Communications, University of California at San Diego, La Jolla, CA 92093 USA.

Digital Object Identifier 10.1109/JSSC.2007.897170

the low-efficiency region most of the time [8], [9]. The efficiency can be improved using gate/base modulation approaches [10], but the improvement in efficiency is relatively modest. In all of these cases, the average efficiency is much lower than the peak efficiency for a high PAR signal, demonstrating the well-known tradeoff between linearity and efficiency.

This tradeoff problem has been investigated for many years. Collector/drain modulation schemes offer the greatest potential for realization of high-average-efficiency/high-linearity operation for high PAR signals [11]–[13]. However, due to bandwidth limitations of the DC/DC converter, these traditional dynamic supply control schemes are typically limited to narrow-bandwidth applications like EDGE and CDMA [13], [14]. In addition, these power-supply modulation schemes are complicated and often require digital predistortion, precision time alignment, and a mix of video and RF design approaches to simultaneously realize high linearity and high efficiency. As a result, most implementations of these techniques to date use hybrid rather than monolithic circuit techniques.

In this paper, we demonstrate a monolithic 2.4-GHz envelope-tracking OFDM PA implemented in a SiGe BiCMOS technology. Section II reviews collector/drain modulation approaches for high-linearity/high-efficiency amplification. Section III discusses the design tradeoffs for a wideband high-efficiency envelope amplifier design. Section IV presents the experimental measurements of the wideband envelope amplifier and the complete PA designed for WLAN 802.11g applications.

# II. WIDEBAND COLLECTOR/DRAIN MODULATION PA APPROACHES

Dynamic power-supply schemes are usually separated into two types: envelope elimination and restoration (EER) and envelope tracking (ET). Fig. 1 shows the principles of traditional EER and ET systems. EER uses a combination of a high-efficiency switched-mode PA with an envelope remodulation circuit [10]–[14]; ET utilizes a linear PA and a controlled supply voltage, which closely tracks the output envelope. When the supply voltage tracks the *instantaneous* output envelope, it is known as wide-bandwidth ET (WBET) [9], [15]–[17]; when the supply voltage tracks the *long-term* average of the output envelope, it is known as average ET (AET) [18], [19]. AET techniques are especially useful for power control schemes, such as the reverse link in CDMA, where the long-term variation in average power is much greater than 20 dB [8]. However, they improve the efficiency only modestly for high-PAR signals such as



Fig. 1. Block diagram of (a) EER PA and (b) ET PA.

OFDM. For OFDM, wideband ET is preferred. Gate/base modulation approaches have also been explored, but they are also less effective for OFDM signals [20], [21].

In both EER and wideband ET systems, the collector/drain supply of the RF power transistor dynamically changes with the output envelope, so the RF transistor operates with higher efficiency over a wide dynamic range of output power. Theoretically, EER is more efficient than ET, since the RF transistor is always operating in a switching mode. In the traditional EER system, the input RF signal is applied to a limiter (as shown in Fig. 1); this is a problem for some wide dynamic range OFDM signals, where the peak-to-minimum ratio is essentially infinite [22]. By contrast, ET systems are better positioned to accommodate high peak-to-minimum signals because the amplifiers operate in a linear (if slightly compressed) mode at all output power levels, so the gain variation is manageable.

In modern EER systems, the amplitude and phase component signals are generated directly in the baseband domain and upconverted to RF. For the complex modulated signal, the complex baseband signal  $s_{\rm BB}(t)$  can be expressed with Cartesian coordinate components I(t) and Q(t) or the polar phasor components A(t) and  $\Phi(t)$  as

$$s_{\rm BB}(t) = I(t) + jQ(t) = A(t)\phi(t) \tag{1}$$

where the magnitude of the complex envelope is

$$A(t) = \sqrt{I(t)^2 + Q(t)^2}$$
 (2)

and the phase signal of the complex envelope—with appropriate mapping to the entire complex plane—is

$$\phi(t) = e^{j \arctan(Q(t)/I(t))}.$$
 (3)

Due to the nonlinear operations of (2) and (3), the bandwidths of the amplitude signal A(t) and the phase signal  $\Phi(t)$  are much wider than that of baseband signal  $s_{\rm BB}(t)$  [23]. This imposes practical challenges to the traditional EER transmitter

and typically limits it to narrow-bandwidth applications [24], [25]. By contrast, the ET system requires a lower envelope amplifier bandwidth and less precise time-alignment between the envelope and RF paths [17]. Therefore, it is more easily applied to applications requiring a wide signal bandwidth such as OFDM. For these reasons, we choose a wideband ET amplifier for this investigation.

# III. HIGH-EFFICIENCY WIDEBAND ENVELOPE AMPLIFIER DESIGN

The use of wideband ET techniques can boost the RF PA drain/collector average efficiency, but the total system efficiency is determined by the product of the envelope amplifier efficiency and the RF transistor drain/collector efficiency [26]–[28]. Thus, a high-efficiency envelope amplifier design is critical to the EER/ET system. This design is itself quite challenging, since the amplifier needs to provide a 3-V peak amplitude signal to a load (the PA collector) of just a few ohms, at a frequency of well over 20 MHz. The load impedance presented to the envelope amplifier by the collector can be estimated from

$$P_{\rm RF} pprox \frac{\eta_{\rm RF} A_{
m rms}^2}{R_{
m load}}$$
 (4)

, where  $\eta_{\rm RF}$  is the collector efficiency and  $P_{\rm RF}$  is the rms output power. For example, for a 3.3-V supply voltage and 9-dB PAR signal, the equivalent  $R_{\rm load}$  is approximately 5  $\Omega$  for a 40% efficiency PA when the output power is 19 dBm.

The high-efficiency envelope amplifier is usually realized by a DC/DC converter whose switching frequency is several times the signal bandwidth [2], [29]. For narrow-bandwidth applications, most high-efficiency switching-mode DC/DC converters for PA applications are realized by traditional delta-sigma [13], [27], [30], [31] or pulsewidth modulation (PWM) [9], [32], [33] modulators. However, the high switching frequency introduces a significant switching loss for a wideband signal. For example, a 20-MHz envelope bandwidth is required for an 802.11g OFDM signal for low EVM, so the switching frequency of the traditional DC/DC converter needs to be of the order of 100 MHz, which can introduce a significant switching loss [2] and out-of-band switching noise.

To overcome the tradeoff between efficiency and bandwidth of the traditional DC/DC converter, a combination of linear amplification and switching-mode converter may be used. To this end, a feed-forward topology is proposed in [34], [35]. For proper operation, time-alignment between the switching mode and linear portions of the circuit must be maintained, and a power combiner is required at the output. In this study, we utilize a different approach, based on a combination of linear stage and switching-mode stage in a feedback loop, which we term linear control of Delta modulation (LCDM). A similar topology was originally proposed to improve the fidelity of the Class-D audio amplifier [36]-[44]. A block diagram of this approach is shown in Fig. 2. The nonlinear transformation from I(t) and Q(t) to the envelope signal A(t) will greatly expand the envelope signal bandwidth. However, most of the energy is concentrated from DC to 20 kHz (e.g., more than 85% for an OFDM waveform), and 99% of the energy is concentrated



Fig. 2. (a) Simplified block diagram of the WLAN wideband ET PA with envelope amplifier. (b) Simplified block diagram of an envelope amplifier.

below the signal RF bandwidth of 20 MHz [26]. This characteristic of the signal energy implies that a "split-band" envelope amplifier using LCDM can achieve a high efficiency over a wide bandwidth.

This split-band envelope amplifier is composed of a wide-band (but rather low-efficiency) linear stage and a high-efficiency narrowband switching stage, where the overall efficiency is a combination of the two efficiencies. In this case, a high-efficiency switching amplifier operates in parallel with a linear op-amp-based amplifier. The linear amplifier supplies the current to the RF PA when the switching stage cannot respond quickly enough, and the switch stage operates by sensing the current supplied by the linear stage. The optimization of this topology for OFDM applications was extensively reviewed in [45]. The result of this analysis is that an optimized switching stage operated at a frequency of roughly one-third the envelope signal bandwidth.

A hysteretic current feedback control is used to realize the smooth power split between the switch-stage and linear-stage amplification, as shown in Fig. 2(a). Fig. 2(a) shows the circuit implementation of the envelope amplifier using an op-amp as the linear voltage source and a buck converter as the current source (switch stage). The current feedback control is composed of a current sense resistor  $R_{\rm sense}$ , which senses the current direction, and a hysteretic comparator to control the single-pole-double-throw switch, consisting of a pMOS and nMOS transistor. The inductor L is alternately switched between  $V_{\rm DD}$  and ground under control of the comparator, whose output is controlled by current supplied by the linear stage. The gain of the comparator operates to set the current supplied by the linear stage to zero, but—as shown in Fig. 2(b)—the integration function performed by the inductor limits the bandwidth of the loop

response. The current flowing through the linear stage is minimized with respect to an error signal in the current feedback.

The block diagram of the circuit is shown in Fig. 2(b), which is extensively analyzed in [45]. The switching frequency of this stage is determined by the hysteresis of the comparator, and an increase in hysteresis causes an increase in the time required for the comparator output to change states, lowering the frequency. For low-envelope modulation signal frequencies and for small amplitudes, the *average* switching frequency of the switch stage is approximately

$$f_{\rm sw} \approx \frac{R_{\rm sense}}{L} \frac{A_{\rm DC}}{2h} \left( 1 - \frac{A_{\rm rms}}{V_{\rm DD}} \right)$$
 (5)

where A is the envelope modulation signal consisting of a DC portion  $A_{\rm DC}$  and an rms portion  $A_{\rm rms}$ , L is the switch-stage inductance, and h is the hysteresis of the comparator. In this case, (5) applies at envelope modulation signal frequencies and amplitudes where the slew rate of the envelope modulation current is less than the  $V_{\rm DD}/L$ . In this case, most of the PA current is supplied by the inductor. Note that the average switching frequency is a function of both the DC and AC components of the envelope signal. Also, here, the average switching frequency is less than the envelope modulation frequency, which is beneficial for minimizing the switching loss and the out-of-band switching emissions. When the average slew rate required by the load current exceeds the average slew rate that the switch stage can provide, the input AC signal exceeds the slew rate limitation of the switch stage. In this case, the switching frequency becomes equal to the envelope modulation frequency, and the linear stage provides a large portion of the load current. There is a delay of approximately 15 ns along the control loop, from the comparator to the switcher. The effect of this delay on the average switching frequency can be included in (5) by adjusting the hysteresis value, so that the effective hysteresis value is the weighted combination of the comparator hysteresis value and the hysteresis induced by the delay itself (which is approximately  $\tau_{\rm delay} R_{\rm sense} \partial i_{\rm lin} / \partial t$ ).

For the envelope amplifier designer, the goal is to maximize the circuit efficiency and at the same time to maintain the high fidelity of the signal. Among the five circuit parameters  $(L,h,R_{\rm sense},R_{\rm load},V_{\rm DD})$ , L and the hysteresis h are under complete control of the circuit designer. The current sense resistor  $R_{\rm sense}$  is chosen to be much smaller than  $R_{\rm load}$  for low loss. The determination of h is a tradeoff issue between the signal fidelity and the average switching frequency; a smaller h will lead to a smaller error in the switcher output, but a larger switching frequency, from (5). From simulations and (5), a 7-mV hysteresis value provides an optimized switching frequency with respect to efficiency for this application, as well as a low EVM for the 802.11g signal [45]. The comparator is based on a standard CMOS design, as described in [46].

The operational amplifier is designed for a wide gain-band-width product and a low DC power consumption, so a traditional folded-cascode topology with a rail-to-rail Class-AB output stage is employed as shown in Fig. 3 [47]. In order to minimize the DC power consumption, a low-quiescent current rail-to-rail Class-AB output buffer is employed to provide the output linear supply current to the PA. The current in source followers



Fig. 3. Simplified schematic of Class-AB rail-to-rail op-amp (the load and the switch stage are respectively simplified as a resistor and a DC current source). Op-amp quiescent current is 3 mA. Closed-loop gain is 3 dB. Maximum output voltage is 3 V. Closed-loop bandwidth at 3-dB gain is 20 MHz.

M3-M8 is set to keep the Class-AB output devices M1-M2 operating at low quiescent currents. This approach will exhibit high sensitivity of the quiescent current to process and power supply variations, since a variation in a threshold voltage of M3-M8 with respect to M1-M2 will result in a change in the effective gate-to-source voltage. If desired, this sensitivity can be reduced through the use of more elaborate Class-AB biasing schemes [48]. Since the linear current supplied by the Class-AB output can be as high as 300 mA, as shown in the next section, the pMOS and nMOS devices must be sized to supply the necessary current; in this case, the nMOS device (M2) is  $2 \text{ mm} \times 0.4 \mu\text{m}$  and the pMOS device (M1) is  $8 \text{ mm} \times 0.4 \mu\text{m}$ . The operational amplifier/Class-AB output buffer has a quiescent DC current consumption of 3 mA and, when operated in the closed-loop mode, has a simulated gain of 3 dB and a bandwidth of 20 MHz when driving a load of 5  $\Omega$  [from (4)] in parallel with 5 pF (which is the approximate reactance of the parallel combination of the power transistor and the inductor).

Maximizing the efficiency of the class-AB stage is a key to maximizing the overall linear amplifier efficiency. The fundamental power losses from the class-AB output stage are due to the finite voltage across the output transistors when they are sourcing or sinking current and are approximately

$$P_{\rm NMOS} \approx \left(I_{\rm sw} - \frac{V_{\rm out}}{R_{\rm load}}\right) \cdot V_{\rm out}$$
 (6a)

$$P_{\mathrm{PMOS}} pprox \left( \frac{V_{\mathrm{out}}}{R_{\mathrm{load}}} - I_{\mathrm{sw}} \right) \cdot (V_{\mathrm{DD}} - V_{\mathrm{out}}).$$
 (6b)

These losses limit the overall efficiency of the linear amplifier to a maximum of approximately 30% for a typical OFDM waveform [45].

The switch stage is realized by a buck converter, as shown in Fig. 2, and requires an off-chip inductor ( $L=10~\mu\mathrm{H}$ ). Along with the linear stage, the efficiency of the buck-converter stage is critical for achieving a high overall efficiency. The power loss of the switch stage is dominated by *three* factors: conduction loss (Ron loss) when the switcher pMOS or nMOS transistor is on, commutation loss due to the pMOS nonzero turn-on and turn-off time, and, finally, the power consumption of the switch drivers. The conduction loss due to the MOS transistors is approximately

$$P_{lossMOS} \approx D\overline{I_{sw}}^2 R_{PMOS} + (1 - D)\overline{I_{sw}}^2 R_{NMOS}.$$
 (7)

This illustrates the importance of low-series resistance in the pMOS and nMOS devices; in fact, the pMOS device is sized to be  $2~\rm cm \times 0.4~\mu m$  and the nMOS device is  $0.7~\rm cm \times 0.4~\mu m$  in order to keep the loss minimal with an average switching current of up to  $0.5~\rm A$ .

The commutation loss due to the pMOS and nMOS nonzero turn-on and turn-off time is

$$P_{\text{comm\_loss}} = I_{\text{on}} \cdot V_{\text{off}} \cdot (t_{\text{on}} + t_{\text{off}}) \cdot f_{\text{sw\_ave}} / \alpha$$
 (8)



Fig. 4. Simplified schematic of the switch stage and switch driver. Since M1 is much larger than M2, M2 turns on much faster than M1 turns off. To prevent the shoot-through current, a delay is introduced by inverters M10–M11 and a NAND M5–M7. The NAND gate prevents the shoot-through current when M2 turns off and M1 turns on [49].

where  $f_{\rm sw\_ave}$  is the average switching frequency,  $t_{\rm on}$  and  $t_{\rm off}$  are the switcher turn-on and turn-off times, and  $\alpha$  is the commutation parameter (assuming  $\alpha=2$  for the worst case [49]). Note that the power loss in the output capacitor  $C_{\rm ds}$  is included in the commutation loss. The "shoot-through" loss due to the nMOS and pMOS devices being "on" simultaneously is minimized with the circuit shown in Fig. 4 [49].

The driver loss caused by charging and discharging the input capacitor  $C_{\rm gs}$  and the Miller capacitor  $C_{\rm gd}$  of the MOSFET switching devices is approximately

$$P_{\text{drive\_loss}} = Q_g \cdot V_{\text{gs}} \cdot f_{\text{sw\_ave}} \tag{9}$$

where  $Q_g$  is the MOSFET input charge of approximately 100 pC. This expression also highlights another advantage of the relatively low switching frequency employed by this approach. With a total input capacitance of M1 and M2 of approximately 30 pF, the power loss due to this effect is close to 2 mW. The overall efficiency of the switcher stage was simulated to be 75% with a 100-mW 802.11g OFDM waveform.

# IV. MEASURED RESULTS

A high-efficiency common-emitter SiGe HBT two-stage PA is designed for operation on the same die as the envelope amplifier, and its schematic is shown in Fig. 5. The total emitter area of the driver stage is  $400 \, \mu \text{m}^2$ , and the emitter area of the final stage is  $1500 \, \mu \text{m}^2$ . Special care is taken to achieve isolation between the envelope amplifier and the PA to reduce the coupling of the envelope amplifier switching noise to the RF amplifier output,

and so the two circuits are placed on separate ends of the die, with separate substrate contacts and dedicated substrate rings surrounding each circuit. If the coupling between the two amplifiers is large, the switching signal (5) can be modulated onto the output waveform, which will increase the EVM and increase the out-of-band spectrum. The input match and interstage matching circuits are implemented on-chip, but the output match is implemented off-chip using high-Q surface-mount components. The PA is implemented in 0.18- $\mu$ m SiGe BiCMOS technology [51], and the HBT devices have a simulated peak  $f_T$  of 25 GHz and a  $\mathrm{BV}_{\mathrm{CEO}}$  of 6 V. The 1  $\times$  4 mm $^2$  die is packaged in an MLF44 package as shown in Fig. 6. The measured and simulated results for the PA operated at a constant  $V_{\rm cc}$  of 3.3 V in CW mode are shown in Fig. 7. The peak power-added efficiency (PAE) is approximately 40% at an output power of 29 dBm at 2.4 GHz. The small-signal gain is 13.8 dB.

Since the wideband ET system has a significant nonlinearity associated with the collector modulation, as well as the intrinsic nonlinearity of the amplifier, off-chip baseband digital predistortion is implemented to improve the system linearity, using a previously published approach [52]. This predistortion algorithm was implemented on a Xilinx Vertex field-programmable gate array (FPGA), and the sample rate of the modulation DAC was 250 MHz. The predistortion itself is implemented with a table-lookup (LUT) scheme, where the AM–AM and AM–PM correction coefficients are stored at output power increments of 1.0 dB. The coefficients are calculated after an initial PA training sequence. Since this digital correction was not implemented



Fig. 5. Schematic of SiGe HBT 2.4-GHz PA. Vcc = 3.3 V.



Fig. 6. Die and package photograph of SiGe BiCMOS ET PA. Chip size 1  $\rm mm \times 4 \ mm^2.$ 



Fig. 7. Measured gain, output power, and PAE of the SiGe PA when operated in CW mode at 2.4 GHz,  $\rm Vcc=3.3~V.$ 

on-chip, it is difficult to estimate the additional complexity of the digital predistortion if it were implemented on-chip. As a result, we have not included the overhead associated with implementation of the digital predistortion in our efficiency calculations. However, we believe the additional complexity is relatively modest, since roughly 25 pairs of complex correction coefficients are required to perform a complete digital predistortion at a unique temperature and center frequency. Digital predistortion techniques also place a greater burden on the DAC sampling rate of the upconverter, since the upconverted signal now has to include at least three times the original signal bandwidth [52].

Fig. 8 shows a comparison of the measured AM-to-AM and AM-to-PM distortion before and after digital predistortion, clearly demonstrating the improvement in linearity that can be achieved with this technique. Note that this predistortion is implemented digitally in baseband prior to complex upconversion. The measured spectrum with and without predistortion is shown in Fig. 9, and the output signal meets the spectral regrowth mask associated with the 802.11g standard in both cases, although the predistorted case meets the mask with an improved margin.

The output of the envelope amplifier has to be "time-aligned" to the output of the RF amplifier, so that extra distortion is not created by the resulting time mismatch between the two paths. The effect of this misalignment was investigated in [17] and an alignment algorithm was proposed, which is used here. Fortunately, the wideband ET system is less sensitive to this misalignment effect than the traditional EER amplifier, and so the effect of small misalignment on EVM is negligible. Fig. 10 shows the measured time-domain output of the envelope amplifier superimposed on the measured output of the RF amplifier, and the two signals are aligned. Fig. 11 shows the detailed operation of the switcher stage in conjunction with the input and output of the envelope amplifier.

The envelope amplifier, which consists of both the switching stage and the linear stage, has an output voltage that varied from 0.3 to 3 V, operating from a 3.3-V supply. The voltage limits of the envelope amplifier are primarily determined by the on resistance of transistors M1 and M2 from Fig. 3. The peak output current supplied to the RF amplifier is 330 mA, and the op-amp quiescent current is only 5 mA. Its measured



Fig. 8. (a) ET PA AM-AM before predistortion. (b) ET PA AM-AM after predistortion. (c) ET PA AM-PM before predistortion. (d) ET PA AM-PM after predistortion. Maximum PA output is 19 dBm.



Fig. 9. Measured spectrum of output waveform before predistortion (BP) and after predistortion (AP). Both waveforms meet the spectral masks, although the predistorted waveform exhibits significantly improved EVM.



Fig. 10. Measured input RF signal and envelope signal under time-alignment condition when RF output power is  $19~\mathrm{dBm}$ .

bandwidth is 20 MHz, and it has an overall efficiency (envelope power out/DC power in) of 65%, at an average switching

frequency of 5 MHz for a 20-dBm OFDM signal. The measured efficiency of the switch stage is 75%, and the linear stage



Fig. 11. Measured envelope amplifier, switch-stage control voltage, and input waveforms. The envelope signal is the amplitude of the OFDM signal. Average switching frequency is 5 MHz. Maximum Vout is 3 V.

 $\label{eq:table_invelope} TABLE\ I$  Envelope Amplifier Performance in a WLAN ET System

| Supply Voltage                                      | 3.3V                              |
|-----------------------------------------------------|-----------------------------------|
| Output voltage                                      | 0.3V to 3V                        |
| Current Supplied to Load                            | 180 mA (rms)<br>330 mA (peak)     |
| Quiescent Current                                   | 5mA                               |
| Output power                                        | 23.2 dBm (rms)<br>29.8 dBm (peak) |
| Bandwidth                                           | 20MHz                             |
| $V_{dd}$ Amp efficiency                             | 65%                               |
| Average switching frequency                         | 5MHz                              |
| Normalized RMS error of envelope modulation voltage | 3%                                |

Note: The average switching frequency was determined by the peak of the measured spectrum of the comparator waveform.

has an efficiency of 24%. The normalized rms error of the envelope amplifier (which is determined by measuring the scaled difference between input and output with an OFDM waveform) is 3%. The rms error of the envelope amplifier increases the RF amplifier EVM, as shown in [45], but the effect is reduced in ET systems (compared with EER systems) due to the linear operation of the RF amplifier. These results are summarized in Table I.

The complete wideband ET system is measured for an 802.11g OFDM signal and a data rate of 52 Mb/s. The total PA overall efficiency (RF modulated output power/envelope amplifier DC power plus RF input power) is 28% with an EVM 5% at an output power of 20 dBm. The fully integrated version of the wideband ET system also has a thermal advantage compared with a traditional efficient linear amplifier, since the (lower) overall DC power dissipation is *split* between the envelope amplifier and the RF amplifier, reducing the temperature rise significantly. A plot of EVM as a function of output power



Fig. 12. Measured EVM as a function of output power for the wideband ET amplifier.

TABLE II COMPARISON OF WIDEBAND ET PA AND CONSTANT BIAS PA WITH OFDM SIGNAL

|                    | ET PA            | 3.3V PA          |
|--------------------|------------------|------------------|
| Pout               | 20dBm<br>(100mW) | 20dBm<br>(100mW) |
| Gain               | 11dB             | 13.7dB           |
| Overall efficiency | 28%              | 19%              |
| EVM                | 5%               | 5%               |

Note: The required EVM is 5% by 802.11 specifications.

Overall efficiency = RF modulated output power/final stage DC power + RF input power.

Digital predistortion is implemented to both an ET PA and a 3.3-V PA to achieve 5% EVM.

is shown in Fig. 12. Table II summarizes the performance of the wideband ET amplifier along with a comparison with the PA above operated with a *fixed* 3.3-V power supply. Note that the efficiency of the amplifier operated in this more traditional mode is also quite high (roughly 19%) thanks to the same digital predistortion system used in both cases. Note also that the gain of the fixed-supply amplifier is higher than that of the wideband ET amplifier (13.7 dB instead of 11 dB). This is a common feature of supply modulated amplifiers and is a result of the gain compression of the ET RF amplifier at low supply voltages. This particular implementation of the wideband ET system, with the modified LCDM envelope amplifier, generates negligible switching noise at the output of the RF amplifier, as shown in Fig. 9, since the switching noise is within the bandwidth of the linear amplifier and the RF amplifier does not enter saturation during normal operation. The measured PA efficiency was also enhanced by the use of a PAR "crest factor reduction" algorithm (see, for example, [53]), which reduced the PAR of the waveform from 12-14 dB to 8-10 dB. This crest factor reduction is a common feature in OFDM baseband processing to reduce the PAR of the transmitted waveform without excessively increasing the EVM.

## V. CONCLUSION

A monolithic wideband high-efficiency ET PA, employing a high-efficiency envelope amplifier, is designed and implemented for WLAN 802.11g applications in a SiGe BiCMOS technology. A highly efficient wideband envelope amplifier is designed for wideband ET applications. The measured efficiency of the wideband envelope amplifier is approximately 65% for a WLAN OFDM envelope signal. The overall PAE of the amplifier (including the envelope amplifier and the RF PA, but not including digital circuit power consumption relating to the baseband predistortion and time-alignment or the envelope amplifier DAC) is 28% at 20 dBm (100 mW) output power. Digital predistortion is implemented to reduce the EVM of the amplifier. The measured results demonstrate that high efficiencies can be obtained in a wideband OFDM amplifier implemented in monolithic silicon technology.

### ACKNOWLEDGMENT

The authors also wish to thank Dr. D. Choi and H. Ng of Nokia, D. Ojo and Dr. A. Behzad of Broadcom, Dr. D. Qiao of Axiom Microdevices Inc., C. Hsia, Y. Zhao, M. Li, T. Hung, P. Draxler, Dr. J. Jeung, and M. Pan of the University of California at San Diego for many valuable discussions. The authors would like to acknowledge the support of Dr. A. Barrow of Analog Devices, Inc. The authors would also like to acknowledge the support of, and valuable discussions with, Dr. B. Myers of Conexant and Dr. X. Wang and W. Ni of IBM for help with SiGe BICMOS fabrication.

### REFERENCES

- [1] S. Cripps, Advanced Techniques in RF Power Amplifier Design. Norwood, MA: Artech House, 2002.
- [2] H. Krauss, C. Bostian, and F. Raab, Solid State Radio Engineering. New York: Wiley, 1980, pp. 432–467.
- [3] S. Cripps, RF Power Amplifiers for Wireless Communications. Norwood, MA: Artech House, 1999, pp. 246–248.
- [4] P. B. Kennington, High Linearity RF Amplifier Design. Norwood, MA: Artech House, 2000, pp. 425–442, pp. 511–512.
- [5] F. H. Raab, P. Asbeck, S. Cripps, P. B. Kenington, Z. B. Popovic, N. Pothecary, J. F. Sevic, and N. O. Sokal, "Power amplifiers and transmitters for RF and microwave," *IEEE Trans. Microw. Theory Tech.*, vol. 50, no. 3, pp. 814–826, Mar. 2002.
- [6] Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer Specifications, IEEE Std. 802.11a/b/g, 1999/1999/2003.
- [7] Making 802.11g Transmitter Measurement. Agilent Application Note, AN 1380-4
- [8] J. B. Groe and L. E. Larson, *CDMA Mobile Radio Design*. Boston: Artech House, 2000.
- [9] G. Hanington, P. Chen, P. M. Asbeck, and L. E. Larson, "High efficiency power amplifier using dynamic power-supply voltage for CDMA applications," *IEEE Trans. Microw. Theory Tech.*, vol. 47, no. 8, pp. 1471–1476, Aug. 1999.
- [10] L. Kahn, "Single-sideband transmission by envelope elimination and restoration," *Proc. IRE*, pp. 803–806, Jul. 1952.
- [11] L. Kahn, "Comparison of linear single-sideband transmitters with envelope elimination and restoration single-sideband transmitters," *Proc. IRE*, pp. 1706–1712, Jul. 1956.
- [12] R. H. Raab, B. E. Sigmon, R. G. Myers, and R. M. Jackson, "L-band transmitter using Kahn EER technique," *IEEE Trans. Microw. Theory Tech.*, vol. 46, no. 12, pp. 2220–2225, Dec. 1998.
- [13] D. Su and W. McFarland, "An IC for linearizing RF power amplifiers using envelope elimination and restoration," *IEEE J. Solid-State Circuits*, vol. 33, no. 12, pp. 2252–2258, Dec. 1998.
- [14] N. Wang, V. Yousefzadeh, D. Maksimovic, S. Pajic, and Z. Popovic, "60% efficiency 10-GHz power amplifier with dynamic drain bias control," *IEEE Trans. Microw. Theory Tech.*, vol. 52, no. 3, pp. 1077–1081, Mar. 2004.

- [15] N. Schlumpf, M. Declercq, and C. Dehollain, "A fast modulator for dynamic supply linear RF power amplifier," *IEEE J. Solid-State Circuits*, vol. 39, no. 7, pp. 1015–1025, Jul. 2004.
- [16] F. Wang, A. Ojo, D. Kimball, P. Asbeck, and L. Larson, "Envelope tracking power amplifier with pre-distortion for WLAN 802.11g," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 2004, pp. 1543–1546.
- [17] F. Wang, A. Yang, D. Kimball, L. Larson, and P. Asbeck, "Design of wide-bandwidth envelope-tracking power amplifiers for OFDM applications," *IEEE Trans. Microw. Theory Tech.*, vol. 53, no. 4, pp. 1244–1255, Apr. 2005.
- [18] J. Staudinger, B. Gilsdorf, D. Newman, G. Norris, G. Sadowniczak, R. Sherman, and T. Quach, "High efficiency CDMA power amplifier using dynamic envelope tracking technique," in *IEEE MTT-S Int. Mi*crow. Symp. Dig., 2000, pp. 873–976.
- [19] B. Sahu and G. A. Rincon-Mora, "A high-efficiency linear RF power amplifier with power-tracking dynamically adaptive buck-boost supply," *IEEE Trans. Microw. Theory Tech.*, vol. 52, no. 1, pp. 112–120, Jan. 2004.
- [20] A. Khanifar, N. Maslennikov, R. Modina, and M. Gurvich, "Enhancement of power amplifier efficiency through dynamic bias switching," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 2004, pp. 2047–2050.
- [21] J. Deng, P. Gudem, L. Larson, and D. Kimball, "A SiGe PA with dual dynamic bias control and memoryless digital predistortion for WCDMA handset applications," in *IEEE Radio Frequency IC Symp. Dig.*, 2005, pp. 249–250.
- [22] T. Sowlati, Y. Greshishchev, and C. A. T. Salama, "Phase correction feedback system for Class E power amplifier," *IEEE J. Solid-State Circuits*, vol. 31, no. 4, pp. 544–550, Apr. 1997.
- [23] B. P. Lathi, Modern Digital and Analog Communication Systems. Oxford, U.K.: Oxford Univ. Press, 1998, pp. 208–250.
- [24] T. Sowlati, D. Rozenblit, R. Pullela, M. Damgaard, E. McCarthy, D. Koh, D. Ripley, F. Balteanu, and I. Gheorghe, "Quad-band GSM/GPRS/EDGE polar loop transmitter," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2179–2189, Dec. 2004.
- [25] A. W. Hietala, "A quad-band 8 PSK/GMSK polar transceiver," in *Proc. IEEE MTT-S RFIC*, Long Beach, CA, 2005, pp. 9–12.
- [26] F. Wang, D. Kimball, J. Popp, A. Yang, D. Y. C. Lie, P. Asbeck, and L. E. Larson, "Wideband envelope elimination and restoration power amplifier with high efficiency wideband envelope amplifier for WLAN 802.11g applications," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Long Beach, CA, Jun. 12–17, 2005.
- [27] J. Chen, K. U-Yen, and J. S. Kenny, "An envelope elimination and restoration power amplifier using a CMOS dynamic power supply circuit," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 2004, pp. 1519–1522.
- [28] J. Popp, D. Lie, F. Wang, D. Kimball, and L. Larson, "A fully-integrated highly-efficient RF Class E SiGe power amplifier with an envelope-tracking technique for EDGE applications," in *IEEE Radio Wireless Symp. Dig.*, 2006, pp. 231–234.
- [29] F. H. Raab, "Intermodulation distortion in Kahn-technique transmitters," *IEEE Trans. Microw. Theory Tech.*, vol. 44, no. 12, pp. 2273–2278, Dec. 1996.
- [30] J. Schouten, F. de Jager, and J. Greefkes, "Delta modulation, a new modulation system for telecommunication," *Philips Tech. Rev.*, vol. 13, no. 9, pp. 237–268, Mar. 1952.
- [31] D. R. Anderson and W. H. Cantrell, "High efficiency high level modulator for use in dynamic envelope tracking CDMA RF power amplifiers," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 2001, pp. 1509–1512.
- [32] S. Abedinpour, I. Deligoz, J. Desai, M. Figiel, and S. Kiaei, "Monolithic supply modulated RF power amplifier and DC-DC power converter IC," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 2003, pp. 89–92.
- [33] B. Sahu and G. A. Rincon-Mora, "A low voltage, dynamic, noninverting, synchronous buck-boost converter for portable applications," *IEEE J. Solid-State Circuits*, vol. 39, no. 3, pp. 443–452, Mar. 2004.
- [34] F. H. Raab, "Split-band modulator for Kahn-technique transmitters," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 2004, pp. 887–890.
- [35] N. Wang, X. Peng, V. Yousefzadeh, D. Maksimovic, S. Pajic, and Z. Popovic, "Linearity of X-band Class-E power amplifiers in EER operation," *IEEE Trans. Microw. Theory Tech.*, vol. 53, no. 3, pp. 1096–1102, Mar. 2005.
- [36] M. Rahman, J. E. Quaicoe, and M. A. Choudhury, "Performance analysis of delta modulated PWM inverters," *IEEE Trans. Power Electron.*, vol. PE-2, no. 3, pp. 227–233, Jul. 1987.
- [37] A. H. Chowdhury, A. Mansoor, M. A. Choudhury, and M. A. Rahman, "On-line improved inverter waveform by variable step delta modulation," in *IEEE Power Electron. Specialists Conf. Rec.*, Jun. 1994, vol. 1, pp. 143–148.

- [38] S. C. Li, V. Lin, K. Nandhasri, and J. Ngarmnil, "New high efficiency 2.5 V/0.45 W RWDM Class-D audio amplifier for portable consumer electronics," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 9, pp. 1767–1774, Sep. 2005.
- [39] G. B. Yundt, "Series- or parallel-connected composite amplifiers," IEEE Trans. Power Electron., vol. PE-1, 1, no. 1, pp. 48–54, Jan. 1986.
- [40] H. Ertl, J. W. Kolar, and F. C. Zach, "Basic considerations and topologies of switched-mode assisted linear power amplifiers," *IEEE Trans. Ind. Electron.*, vol. 44, no. 1, pp. 116–123, Feb. 1997.
- [41] N. S. Jung, N. I. Kim, and G. H. Cho, "A new high-efficiency and super-fidelity analog audio amplifier with the aid of digital switching amplifier: Class K amplifier," in *Proc. 29th Annu. IEEE Power Elec*tron. Spec. Conf., 1998, pp. 457–463.
- [42] R. A. R. van der Zee and E. van Tuijl, "A power-efficient audio amplifier combining switching and linear techniques," *IEEE J. Solid-State Circuits*, vol. 34, no. 7, pp. 985–991, Jul. 1999.
- [43] A. E. Ginart, R. M. Bass, W. M. Leach, and T. G. Habetler, "Analysis of the Class AD audio amplifier including hysteresis effects," *IEEE Trans. Power Electron.*, vol. 18, no. 2, pp. 679–685, Mar. 2003.
- [44] G. R. Walker, "A Class B switch-mode assisted linear amplifier," *IEEE Trans. Power Electron.*, vol. 18, no. 6, pp. 1278–1285, Nov. 2003.
- [45] F. Wang, D. Kimball, J. Popp, A. Yang, D. Lie, P. Asbeck, and L. Larson, "An improved power added efficiency 19 dBm hybrid envelope elimination and restoration power amplifier for 802.11g WLAN applications," *IEEE Trans. Microw. Theory Tech.*, vol. 54, no. 12, pp. 4086–4099, Dec. 2006.
- [46] R. Gregorian, Introduction to CMOS Op-Amps and Comparators. New York: Wiley, pp. 189–198.
- [47] P. Gray, P. Hurst, S. Lewis, and R. Meyer, Analysis and Design of Analog Integrated Circuits, 4th ed. New York: Wiley, 2001.
- [48] J. Kih, B. Chang, D. Jeong, and W. Kim, "Class-AB large-swing CMOS buffer with contolled bias current," *IEEE J. Solid-State Cir*cuits, vol. 28, no. 12, pp. 1350–1353, Dec. 1993.
- [49] P. T. Krein, Elements of Power Electronics. Oxford, U.K.: Oxford Univ. Press, 1998, pp. 462–473.
- [50] T. Lee and H. Mok, "A monolithic current-mode CMOS DC-DC converter with on-chip current-sensing technique," *IEEE Solid-State Circuits*, vol. 39, no. 1, pp. 3–14, Jan. 2004.
- [51] IBM SiGe BiCMOS Process 7WL. [Online]. Available: http://www-03.ibm.com/chips/asics/foundry/technologies/bicmosspecs.html
- [52] P. Draxler, J. Deng, D. Kimball, I. Langmore, and P. Asbeck, "Memory effect evaluation and predistortion of power amplifiers," in *IEEE MTT-S Int. Microwave Symp. Dig.*, Long Beach, CA, Jun. 2005, pp. 1549–1552.
- [53] M. Helaoui, S. Boumaiza, A. Ghazel, and F. Ghannouchi, "On the RF/DSP design for efficiency of OFDM transmitters," *IEEE Trans. Mi*crow. Theory Tech., vol. 53, no. 7, pp. 2355–2361, Jul. 2005.



**Donald F. Kimball** (S'82–M'83) was born in Cleveland, OH, in 1959. He received the B.S.E.E. degree (*summa cum laude*) and the M.S.E.E. degree from The Ohio State University, Columbus, in 1982 and 1983, respectively.

From 1983 to 1986, he was with Data General Corporation as a TEMPEST Engineer. From 1986 to 1994, he was with Data Products New England as an Electromagnetic Compatibility Engineer/Manager. From 1994 to 1999, he was with Qualcomm Inc. as a Regulatory Product Approval Engineer/Manager.

From 1999 to 2002, he was with Ericsson Inc. as a Research and Technology Engineer/Manager. Since 2003, he has been with the California Institute of Telecommunications and Information Technology (Cal-IT<sup>2</sup>) at the University of California at San Diego, La Jolla, as a Principal Development Engineer. He holds four U.S. patents with two patents pending associated with high-power RF amplifiers (HPAs). His research interests include HPA envelope elimination and restoration techniques, switching HPAs, adaptive digital predistortion, memory effect inversion, mobile and portable wireless device battery management, and small electric-powered radio-controlled autonomous aircraft.



**Donald Y. Lie** (S'86–M'87–SM'00) received the M.S. and Ph.D. degrees in electrical engineering from the California Institute of Technology, Pasadena, in 1990 and 1995, respectively.

He has held technical and managerial positions with Rockwell International, SiliconWave/RFMD, IBM, and Microtune Inc., and he is currently the Director, RFIC Design and Test, of Dynamic Research Corporation (DRC), San Diego, CA, a MIT Draper Lab spin-off 50 years ago. He is instrumental in bringing in multimillion-dollar research funding and

has designed real-world commercial products sold worldwide. He has been a Visiting Lecturer with the Electrical and Computer Engineering Department, University of California at San Diego (UCSD), La Jolla, since 2002, where he has taught upper-division and graduate-level classes such as "ECE166 Microwave Circuits and Systems" and "ECE265AB Communication Circuits Design." He is affiliated with UCSD's Center of Wireless Communications (CWC) and cosupervising several Ph.D. students on their research projects. He has authored/coauthored over 50 peer-reviewed technical papers and invited book chapters and holds several U.S. patents. He is currently working on a book on RFIC design.

Dr. Lie was the recipient of the Best Paper Graduate Student Award and is a past Rotary International Scholar.



Feipeng Wang (S'04) received the B.S. degree from Xian Jiaotong University, Xian, China, in 1996, and the M.S. degree from the Chinese Academy of Sciences, Beijing, in 1999, both in electrical engineering. He is currently working toward the Ph.D. degree in electrical engineering at the University of California at San Diego (UCSD), La Jolla.

From 1997 to 1999, he was with the Laboratory for Microwave Remote Sensing and Information Technology, Chinese Academy of Sciences, as a Research Assistant. From 2000 to 2002, he was

a Teaching Assistant with the University of Texas at Arlington. His current doctoral research at UCSD is on the design of the high-efficiency linear envelope tracking and envelope elimination and restoration power amplifiers for WLAN OFDM systems. His research interests include RF and analog IC design for wireless communications.

Mr. Wang was the recipient of the ADI Outstanding Student Designer Award from Analog Device Inc. at ISSCC 2006 and the Second Prize Student Paper Award presented at the 2004 IEEE Microwave Theory and Techniques Society (IEEE MTT-S) International Microwave Symposium (IMS). He was also the recipient of the CAL(IT)2 Fellowship (2002–2003) presented by University of California at San Diego and Texas Telecommunications Engineering Consortium Scholarship (TxTEC) (2001–2002) and the Rudolph Hermann's Fellowship (2000–2001) presented by the University of Texas at Arlington.



**Peter M. Asbeck** (M'75–SM'97–F'00) received the B.S. and Ph.D. degrees from the Massachusetts Institute of Technology (MIT), Cambridge, in 1969 and 1975, respectively.

His professional experience includes working with the Sarnoff Research Center, Princeton, NJ, and Philips Laboratory, Briarcliff Manor, NY. In 1978, he joined the Rockwell International Science Center, Thousand Oaks, CA, where he was involved in the development of high-speed devices and circuits using III-V compounds and heterojunctions. He pioneered

the effort to develop HBTs based on GaAlAs–GaAs and InAlAs–InGaAs materials. In 1991, he joined the University of California at San Diego, La Jolla, as a Professor with the Department of Electrical and Computer Engineering, where he is currently the Skyworks Chair in Electrical Engineering. His research has led to over 220 publications.

Dr. Asbeck is a Distinguished Lecturer of the IEEE Electron Devices Society and the IEEE Microwave Theory and Techniques Society (IEEE MTT-S). He was a recipient of the 2002 IEEE Sarnoff Award for his pioneering development of GaAs-based HBT technology.



Lawrence E. Larson (S'82–M'86–SM'90–F'00) received the B.S. and M.Eng. degrees in electrical engineering from Cornell University, Ithaca, NY, in 1979 and 1980, respectively, and the Ph.D. degree from the University of California at Los Angeles (UCLA) in 1986

From 1980 to 1996, he was with Hughes Research Laboratories, Malibu, CA, where he directed the development of high-frequency microelectronics in GaAs, InP, and Si/SiGe and MEMS technologies. In 1996, he joined the faculty of the University of

California at San Diego (UCSD), La Jolla, where he is the Inaugural Holder of the Communications Industry Chair. He was the Director of the UCSD Center for Wireless Communications from 2001 to 2006. During the 2000–2001 academic year, he was on leave with IBM Research, San Diego, CA, where he directed the development of RF integrated circuits (RFICs) for third-generation (3G) applications. During the 2004–2005 academic year, he was a Visiting Professor with the Technical University of Delft, Delft, The Netherlands. He has authored or coauthored over 250 papers, and he holds 31 U.S. patents.

Dr. Larson was the recipient of the 1995 Hughes Electronics Sector Patent Award for his work on RF MEMS technology. He was corecipient of the 1996 Lawrence A. Hyland Patent Award of Hughes Electronics for his work on lownoise millimeter-wave high electron-mobility transistors (HEMTs), the 1999 IBM Microelectronics Excellence Award for his work in Si/SiGe HBT technology, and the 2003 IEEE Custom Integrated Circuits Conference Best Invited Paper Award.